Reducing performance impact of process variation for data caches

[ X ]

Tarih

2013

Dergi Başlığı

Dergi ISSN

Cilt Başlığı

Yayıncı

IEEE Computer Society

Erişim Hakkı

info:eu-repo/semantics/closedAccess

Özet

In concurrent with finer-granular process technologies, it is becoming extremely difficult to keep critical physical device parameters within desired bounds, including channel length, gate oxide thickness, and dopant ion concentration. Variations in these parameters can lead to dramatic variations in access latencies in Static Random Access Memory (SRAM) devices: Different lines of the same cache may have different access latencies. A simple solution to this problem is to adopt the worst-case latency paradigm. While this egalitarian cache management is simple, it may introduce significant performance overhead for data cache accesses. To overcome varying access latencies across different data cache lines, we employ a small table storing the access latencies of cache lines. This table is accessed during data cache access to give a hint to the hardware about how long to wait for data to become available. © 2013 The Chamber of Turkish Electrical Engineers-Bursa.

Açıklama

8th International Conference on Electrical and Electronics Engineering, ELECO 2013 -- 28 November 2013 through 30 November 2013 -- Bursa -- 102644

Anahtar Kelimeler

Static random access storage; Gate oxide thickness; Ion concentrations; Performance impact; Physical devices; Process Technologies; Process Variation; Static random access memory; Worst-case latencies; Cache memory

Kaynak

ELECO 2013 - 8th International Conference on Electrical and Electronics Engineering

WoS Q Değeri

Scopus Q Değeri

N/A

Cilt

Sayı

Künye